IDIV (M32) - Latency


Operands


Latency operand 1 → 2 (address, base register): 25 ≤ lat ≤ 32

Latency operand 1 → 2 (address, index register): 25 ≤ lat ≤ 32

Latency operand 1 → 3 (address, base register): 25 ≤ lat ≤ 32

Latency operand 1 → 3 (address, index register): 25 ≤ lat ≤ 32

Latency operand 2 → 2: 21 ≤ lat ≤ 28

Latency operand 2 → 3: 21 ≤ lat ≤ 28

Latency operand 3 → 2: 21 ≤ lat ≤ 28

Latency operand 3 → 3: 21 ≤ lat ≤ 28


Latency operand 1 → 2 (address, base register): 25 ≤ lat ≤ 32

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 2 (address, index register): 25 ≤ lat ≤ 32

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 3 (address, base register): 25 ≤ lat ≤ 32

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 3 (address, index register): 25 ≤ lat ≤ 32

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 2 → 2: 21 ≤ lat ≤ 28

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 2 → 3: 21 ≤ lat ≤ 28

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 3 → 2: 21 ≤ lat ≤ 28

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 3 → 3: 21 ≤ lat ≤ 28

Experiment 1 (fast division)

Experiment 2 (slow division)